Taipei, Saturday, Sep 28, 2024, 17:25

Technology Front

Lowest Jitter Network Synchronizer Clock

Published: Aug 11,2015

2906 Read

Silicon Labs introduced the industry’s highest-performance, most cost-effective packet network synchronizer clock. The new Si5348 clock IC combines best-in-class jitter performance with the industry’s smallest footprint and lowest power in a highly integrated, standards-compliant solution.

More on This

Silicon Labs Accelerates Low-Power Cellular IoT Applications with LTE-M Solution

Silicon Labs delivers ultra-low-power, long-range wireless connectivity to battery-powered IoT devices with a new LTE-M ...

Silicon Labs Introduces USB Type-C Rechargeable Battery Packs

Silicon Labs has introduced a comprehensive reference design to simplify the development of USB Type-C rechargeable lithium ion battery packs used to power smartphones...

The Si5348 clock enables hardware designers to implement a “clock-tree-on-a-chip” solution for Synchronous Ethernet (SyncE), IEEE 1588v2 and general-purpose frequency translation for wireless and telecom infrastructure, broadband networks (e.g., G.fast DSL and PON) and data center applications.

SyncE and IEEE 1588 have become increasingly popular methods to deliver synchronization over packet networks. As these technologies become more widespread, networking equipment designers are demanding more flexible, cost-effective timing solutions that easily integrate into existing hardware architectures. Conventional network synchronizer clocks rely on rigid synchronization clock chip architectures that borrow heavily from legacy Stratum 3 clock ICs, which are not optimized for size, power or performance.

The Si5348 clock delivers a solution that is 50 percent smaller, 35 percent lower power and 80 percent lower jitter than conventional synchronizers. These benefits enable hardware designers to simplify the adoption of packet network synchronization without compromising system-level performance.

The Si5348 architecture leverages Silicon Labs’ proven fourth-generation DSPLL technology to deliver best-in-class jitter performance in a timing solution that is fully compliant with IEEE 1588, SyncE and Stratum 3 clocking requirements, enabling the device to be used in a wide variety of timing card and line card clock architectures. The Si5348 clock has been designed to easily interoperate with IEEE 1588 software running on an external host processor, further simplifying system integration.

In packet timing applications, high-stability oscillators play a critical role in defining the network’s overall performance in terms of frequency, time and phase accuracy. Network topologies often will dictate the type of temperature-controlled crystal oscillator (TCXO) or oven-controlled crystal oscillator (OCXO) required at each node in the network. The Si5348 clock supports a universal reference input port, enabling the device to be paired with any frequency TCXO/OCXO.

As part of the Si5348 product development, Silicon Labs has partnered with Rakon to deliver a combined solution that can be used across a broad variety of SyncE and IEEE 1588 applications.

comments powered by Disqus