News
Toshiba to Ship Samples of 64-Layer, 512-gigabit 3D Flash Memory this Month
Published: Feb 22,2017Toshiba Corporation has today unveiled the latest addition in its industry-leading line-up of BiCS FLASH three-dimensional flash memory with a stacked cell structure, a 64-layer device that achieves a 512-gigabit (64-gigabytes) capacity with 3-bit-per-cell (triple-level cell, TLC) technology.
Toshiba Releases 650V Super Junction Power MOSFETs in TOLL Package
Toshiba has launched 650V super junction power MOSFETs, TK065U65Z, TK090U65Z, TK110U65Z, TK155U65Z and TK190U65Z, in its...
Toshiba Launches 100V High-Current Photorelay for Industrial Equipment
Toshiba has launched "TLP241B," a high-current photorelay in a DIP4 package for industrial equipment such as programmable logic controllers and I/O interfaces...
The new device will be used in applications that include enterprise and consumer SSD. Sample shipments of the chip started this month, and mass production is scheduled for the second half of this calendar year.
Toshiba continues to refine BiCS FLASH, and the next milestone on its development roadmap is the industry’s largest capacity, a 1-terabyte product with a 16-die stacked architecture in a single package. Plans call for the start of sample shipments in April 2017.
For the new 512-gigabit device, Toshiba deployed leading-edge 64-layer stacking process to realize a 65% larger capacity per unit chip size than the 48-layer 256-gigabit (32-gigabytes) device, and has increased memory capacity per silicon wafer, reducing the cost per bit.
Toshiba’s Memory business already mass produces 64-layer 256-gigabit (32-gigabytes) devices and will expand BiCS FLASH production. It will advance 3D technology to realize increased densities and finer processes in order to meet diversifying market needs.
CTIMES loves to interact with the global technology related companies and individuals, you can deliver your products information or share industrial intelligence. Please email us to en@ctimes.com.tw
711 viewed