Taipei, Saturday, Apr 27, 2024, 22:05

News

Microsemi Announces the Engineering Samples of its PolarFire FPGAs

By Qiu Jie core
Published: Jul 03,2017

The PolarFire FPGA is for a wide range of applications. For example, the defense and commercial aviation markets.

Microsemi Corporation, today announced its PolarFire field programmable gate array (FPGA) engineering samples (ES) are available for ordering. The PolarFire FPGA family provides the lowest power, cost-optimized mid-range devices spanning from 100K logic elements (LEs) to 500K LEs.

More on This

Microsemi Collaborates with China Telecom to Deliver Optimized OTN Solution for 5G

Microsemi Corporation announced its collaboration with China Telecom Beijing Research Institute to define and develop ne...

Microsemi Introduces New Smart Storage HBAs and RAID Adapters for Data Centers

Microsemi Corporation announced the production release of its new Smart Storage SAS/SATA adapters. The addition of these...

In addition, Microsemi's Libero SoC PolarFire Design Suite has been updated with version 1.1 Service Pack 1 enabling design starts for the broad customer base, together with key quick start demonstration designs for rapid evaluation and prototyping.

Microsemi's PolarFire FPGA ES devices, which feature 12.7G transceivers and offer up to 50 percent lower power than competing mid-range FPGAs, have shipped to early access program (EAP) customers since February and are now available for all customers.

The FPGA product family is for a wide range of applications within wireline access networks and cellular infrastructure, defense and commercial aviation markets, as well as industry 4.0 which includes the industrial automation and Internet of Things (IoT) markets.

"The release of the evaluation kit allows customers to port complex designs and test out advanced features—including 12 Gbps package protocols, high-speed DDR3/4 memory interfaces and general purpose input/outputs (IOs)—as well as complex signal and waveform processing, all in the industry's lowest power, cost-optimized midrange FPGA."said Shakeel Peera, senior director of SoC product marketing, at Microsemi.

Multiple demo reference designs are available now with full design files for Libero SoC PolarFire targeting the PolarFire Evaluation Kit, including JESD204B Interface, PCI Express (PCIe) Endpoint, 10GBASE-R Ethernet Loopback, DSP FIR Filter and Multi-Rate Transceiver Demo, with additional reference designs planned over the coming months.

Microsemi's PolarFire Evaluation Kit is a comprehensive platform for evaluating the company's recently introduced PolarFire FPGAs and is well-suited for high-speed transceiver evaluation, 10Gb Ethernet, IEEE™ 1588, JESD204B, Synchronous Ethernet (SyncE) and CPRI.

The solution is also ideal for a wide variety of end markets and applications, including communications (high-speed transceiver evaluation, full-duplex 12.7 Gbps SerDes channel testing, SyncE and 1588 applications, and dual Gigabit Ethernet RJ45 solutions), industrial (PCIe edge testing, and SyncE and 1588 applications), and aerospace and defense (encryption and root-of-trust, secure wireless communications applications, aircraft networking, and actuation and control).

The kit features a high-pin-count FPGA mezzanine card (FMC), numerous surface mount assemblies (SMAs), PCIe, dual Gigabit Ethernet RJ45, small form-factor pluggable (SFP) modules, DDR4 and USB.

Offering additional design support for customers, Microsemi's Libero SoC PolarFire Design Suite provides high productivity with its comprehensive, easy to learn, easy to adopt development tools for designing with Microsemi's PolarFire FPGAs.

The suite includes a complete design flow with Synopsys SynplifyPro synthesis and Mentor Graphics ModelSim mixed-language simulation with best-in-class constraints management, as well as Microsemi's differentiated FPGA debugging suite, SmartDebug.

The SmartDebug tool enables hardware debugging using the in-built dedicated signal probe and offers advantages including live on-chip debugging, eliminating extra FPGA resources, reduced FPGA design debug cycles and enabling read-write capability to LEs and memory blocks.

The release of v1.1 SP1 includes faster run time, DDR3 support, and support for advanced 10 Gbps transceiver based protocols, as well as IBIS Algorithmic Modeling Interface (AMI) models for advanced simulation of signal integrity.

CTIMES loves to interact with the global technology related companies and individuals, you can deliver your products information or share industrial intelligence. Please email us to en@ctimes.com.tw

2080 viewed

Most Popular

comments powered by Disqus