Technology Front
New Synopsys Synplify Software Delivers Up to 3X Faster Runtime with Higher FPGA Performa
Published: Oct 21,20151544 Read
Synopsys announced the availability of the latest release of the Synopsys Synplify Pro and Synplify Premier FPGA synthesis software tools. This release includes new multiprocessing technology that accelerates runtime by up to 3X compared to the previous generation and physically-aware advanced synthesis to increase timing quality of results (QoR) by up to 10 percent. This new technology enables automatic integration of IP from multiple sources allowing designers to utilize the optimal FPGA device for their product.
Synopsys Introduces Industry's First Complete USB4 IP Solution
Synopsys introduced the industry's first complete DesignWare USB4 IP solution consisting of controllers, routers, PHYs, and verification IP...
Synopsys and TSMC Collaborate to Enable High-end SoCs Design with Certified Solutions on N5 and N6
Synopsys announced certification of its digital and custom design platforms for TSMC's N6 and N5 process technologies. S...
The latest release also delivers enhancements to accelerate development of fault-tolerant systems, utilizing enhanced support for triple module redundancy (TMR), safe and fault-tolerant finite state machine (FSM) and error monitoring and handling. These improvements help accelerate the design of FPGAs for high reliability and safety critical applications operating in harsh and high radiation environments in the medical, automotive, industrial, space and communications markets.
Synplify's new multiprocessing technology enables the use of a single software license to automatically compile designs utilizing multiple cores on an individual machine or distributed to many machines. In addition, support for physically-aware advanced synthesis, which utilizes placement-aware optimizations within the designer's existing logic synthesis flow, improves timing QoR by up to 10 percent compared to the previous logic synthesis method in the Synplify tool. Synplify's runtime advancements enable faster implementation of complex FPGAs and deliver instant productivity to prototyping teams building their own FPGA-based prototyping flow.
"Our customers are developing increasingly complex systems and require tools that help them complete their designs faster," said Alex Grbic, senior director of marketing for software, DSP and IP at Altera. "The latest runtime and physically-aware advanced synthesis capabilities in Synopsys' Synplify software tools, combined with the fast runtimes of Altera's Quartus II software provide our mutual customers with a faster path to completing designs using Arria 10 FPGAs and SoCs."
The increasing complexity of FPGA devices creates a challenge for designers integrating IP from multiple sources. Synplify has been enhanced with automated IP import capabilities and support for reading IEEE P1735 encrypted IP, enabling designers to quickly incorporate a broad range of internally developed, third party and FPGA vendor IP into their systems with less effort and lower risk.
Synplify Premier software automatically builds in fault tolerance and error mitigation to help FPGA designers create products that mandate highly reliable operation. Synplify Premier automates the process of creating circuitry using a combination of advanced features, which greatly accelerates productivity beyond manual implementation. These features include selective triple modular redundancy (TMR), fault-tolerant error correcting code (ECC) memory inference and the creation of finite state machine (FSM) utilizing Hamming-3 encoding for detection and correction of radiation-induced soft errors.